Low temperature backside damascene processing on temporary carrier wafer targeting 7μm and 5μm pitch microbumps for N equal and greater than 2 die to wafer TCB stacking

2022 IEEE 72nd Electronic Components and Technology Conference (ECTC)(2022)

引用 1|浏览6
暂无评分
摘要
In this paper, for first time, damascene process on thinned and bonded device wafer to a carrier using TBM layer is introduced. All the BS process steps including, dielectric depositions, etching, seed/barrier deposition, plating and CMP are performed at temperatures within the thermal budget of TBM layer. FIB images show no impact of BS processing on FS bumps. This process is done on a test vehicle with 20, 10, 7 and 5um pitch structures in F2F and B2F (or F2B) forms, where good electrical data, good solder joint formation and good reliability performance is obtained.
更多
查看译文
关键词
TBM (temporary bonding material),TCB,Low temperature damascene processing on wafer BS,spacer and solder bumps,intermetallic compound,3D die to wafer stacking,wafer to wafer bonding
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要