谷歌浏览器插件
订阅小程序
在清言上使用

SAR-Assisted Energy-Efficient Hybrid ADCs

IEEE Open Journal of the Solid-State Circuits Society(2024)

引用 0|浏览0
暂无评分
摘要
The distinct advantages of low power consumption and hardware compactness make SAR ADCs especially appealing in scaled CMOS technologies, garnering significant attention. The residue left on the capacitor digital-to-analog converter (CDAC) after conversion in the SAR ADC negates the need for complex residue extraction circuits. This crucial feature has inspired numerous SAR-assisted architectural variations, employed in a range of applications from high resolution to high speed. This paper introduces several energy-efficient hybrid ADC architectures that incorporate SAR ADCs as their sub blocks including the followings: SAR-assisted subranging SAR, which saves DAC switching power and can detect skew errors for time-interleaved ADCs; SAR-flash hybrid for energy-efficient high-speed conversion; SAR-assisted dual-residue pipelined ADC, which eliminates the stringent requirement for residue gain accuracy; and SAR-assisted delta-sigma modulator (DSM) with digital-domain noise coupling, which reduces the number of required analog integrators.
更多
查看译文
关键词
ADC,SAR ADC,Hybrid ADCs,SAR-Assisted Hybrid,SAR-Assisted SAR,SAR-Flash,Flash-SAR,Pipelined-SAR,SAR-Assisted DSM,DSM with DNC
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要