谷歌浏览器插件
订阅小程序
在清言上使用

CMOS Compatible Cost-Effective Egan HEMT Using B-Doped Schottky Barrier Gate on Compliant SOI Substrates

2024 14th International Conference on Electrical Engineering (ICEENG)(2024)

引用 0|浏览0
暂无评分
摘要
This paper introduces a cost-effective CMOS-compatible enhanced mode GaN-on-SOI HEMT comparable to IMEC's platform. Notably, we employed a Boron-doped p-gate instead of Magnesium doping where BN discs are readily available as dopant source in CMOS technology. Furthermore, our SOI structure integrates a Si (100) active layer in lieu of Si (111) on a Si (100) substrate separated by buried oxide. This allows to use Si (100) SIMOX SOI wafers instead of wafer bonding and grinding of two oxidized Si (111) and Si (100) wafers. These modifications result in more CMOS-compatible cost-effective technology. The simulation results exhibit a close correspondence to IMEC's platform, revealing a threshold voltage of approximately 1.8 V, a low leakage current of $\mathbf{1}\times \mathbf{10}^{-\mathbf{10}}$ A and a maximum drain current of 6 A at Vgs = 6 V for a 36 mm effective transistor width.
更多
查看译文
关键词
CMOS,enhancement-GaN,HEMT,SOI,SIMOX,wafer bonding,Schottky barrier gate
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要