HLS-based acceleration of the BIKE post-quantum KEM on embedded-class heterogeneous SoCs.

2023 30th IEEE International Conference on Electronics, Circuits and Systems (ICECS)(2023)

引用 0|浏览0
暂无评分
摘要
An effective transition to post-quantum cryptography mandates its deployment on embedded-class devices, guaranteeing adequate performance while satisfying their strict area constraints. This work accelerates BIKE, a QC-MDPC code-based post-quantum KEM, through HLS on embedded-class heterogeneous SoCs that couple a CPU with FPGA programmable logic. The proposed methodology implements HLS-generated accelerators to compute the most time-consuming operations of BIKE, identified by analyzing the software-only execution. The mix of accelerators instantiated in hardware and operations executed in software, as well as the configurable architectural parameters of the former, are then determined, depending on the resources available on the target SoC, to minimize BIKE’s execution time. Experiments on AMD Zynq-7000 SoCs highlight a speedup of up to 3.34 times compared to the reference software execution and up to 1.98 times over state-of-the-art HW/SW implementations targeting the same chips.
更多
查看译文
关键词
post-quantum cryptography,QC-MDPC code-based cryptography,BIKE,embedded systems,heterogeneous system-on-chip,hardware accelerators,HLS,FPGA
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要