MOL Local Interconnect Innovation: Materials, Process & Systems Co-optimization for 3nm Node and Beyond

2022 International Electron Devices Meeting (IEDM)(2022)

引用 0|浏览8
暂无评分
摘要
In this paper, we present a newly developed selective tungsten gap-fill process and its optimization. The optimized selective tungsten gap-fill process offers a liner-less, bottom-up, seamless tungsten growth with 40% via-resistance reduction over traditional CVD tungsten vias. Our ring-oscillator modeling projects a 6% and 13% ring-oscillator performance benefit at 7 nm and 3 nm technology nodes respectively and a 4% processor-level performance benefit at 7 nm node. Overall, selective tungsten is the most advanced process innovation targeting MOL resistance scaling for 3 nm logic nodes and beyond.
更多
查看译文
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要