3D Packaging for Heterogeneous Integration

Rahul Agarwal, Patrick Cheng,Priyal Shah, Brett Wilkerson,Raja Swaminathan, John Wuu,Chandrasekhar Mandalapu

IEEE 72ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2022)(2022)

引用 14|浏览11
暂无评分
摘要
The next generation of competitive integrated high-performance devices demand increased device density, higher memory bandwidth, reduced global interconnects, increased energy efficiency, and a smaller footprint. Chiplet architecture is now recognized as fundamental to enabling the continued economically viable growth of power efficient computing given the slowdown in Moore's Law. Advanced packaging technologies and architectures are becoming more critical to enabling the next frontier through heterogeneous integration. In this paper, we will cover the advanced package architectures being enabled by AMD to provide power, performance, area, and cost (PPAC) improvements as well as to enable heterogeneous architectures. The direct Cu-Cu bonding technology used in AMD 3D V-Cache architecture is detailed and package level results are presented.
更多
查看译文
关键词
3D V-Cache, advanced packaging, hybrid bonding
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要