谷歌浏览器插件
订阅小程序
在清言上使用

High-Speed VLSI Architectures for Modular Polynomial Multiplication Via Fast Filtering and Applications to Lattice-Based Cryptography

IEEE Transactions on Computers(2023)

引用 2|浏览16
暂无评分
摘要
This paper presents a low-latency hardware accelerator for modular polynomial multiplication for lattice-based post-quantum cryptography and homomorphic encryption applications. The proposed novel modular polynomial multiplier exploits the fast finite impulse response (FIR) filter architecture to reduce the computational complexity of the schoolbook modular polynomial multiplication. We also extend this structure to fast $M$M-parallel architectures while achieving low-latency, high-speed, and full hardware utilization. We comprehensively evaluate the performance of the proposed architectures under various polynomial settings as well as in the Saber scheme for post-quantum cryptography as a case study. The experimental results show that our proposed modular polynomial multiplier reduces the computation time and area-time product, respectively, compared to the state-of-the-art designs.
更多
查看译文
关键词
Fast filtering,homomorphic encryption,high-speed,lattice-based cryptography,polyphase decomposition,Parallel modular polynomial multiplication,post-quantum cryptography,systolic array,saber cryptosystem
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要