谷歌浏览器插件
订阅小程序
在清言上使用

Reconfigurable ASIC Implementation of Asynchronous Recurrent Neural Networks

2021 27th IEEE International Symposium on Asynchronous Circuits and Systems (ASYNC)(2021)

引用 2|浏览22
暂无评分
摘要
In order to provide ASIC implementations of machine learning algorithms with certain degree of reconfigurability, such that applications like edge computing are able to incorporate these designs in contrast of FPGA implementations due to the requirements of lower power, cheaper cost, and improved security, this paper presents the methodologies used to implement a wide range of gated RNN configurations as a single reconfigurable asynchronous ASIC. This design utilizes the Multi-threshold NULL Convention Logic (MTNCL) asynchronous design paradigm. To create the design, the reconfigurable aspects were analyzed, and determinations were made on how to create individual reconfigurable design components and how to share the signal paths as well as the control that could best achieve the overall objective. The resulting implementation is being fabricated in the TSMC 65nm bulk CMOS process. Transistor-level simulations were performed to characterize the minimum and maximum sized configurations.
更多
查看译文
关键词
reconfigurable,recurrent neural network,asynchronous Multi-Threshold NULL Convention Logic,machine learning
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要