Chrome Extension
WeChat Mini Program
Use on ChatGLM

High Speed Memory Operation in Channel-Last, Back-gated Ferroelectric Transistors

2020 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM)(2020)

Cited 43|Views6
No score
Abstract
Scaled ferroelectric transistors (L g =76 nm) in a back- gated configuration are fabricated with a channel-last process flow. Using this approach, optimization of the ferroelectric gate oxide film can be decoupled from that of the semiconductor channel to reduce parasitic interfaces. As a result, ferroelectric transistors with 3σ memory window for fast programming time of 10 ns (including an instantaneous read-after-write) at 1.8 V and high endurance of 10 12 cycles are demonstrated for the first time.
More
Translated text
Key words
high speed memory operation,back-gated ferroelectric transistors,scaled ferroelectric transistors,gated configuration,channel-last process flow,ferroelectric gate oxide film,semiconductor channel,parasitic interfaces,memory window,fast programming time,size 76.0 nm,time 10.0 ns,voltage 1.8 V
AI Read Science
Must-Reading Tree
Example
Generate MRT to find the research sequence of this paper
Chat Paper
Summary is being generated by the instructions you defined