谷歌浏览器插件
订阅小程序
在清言上使用

A 0.015-Mm(2) Inductorless 32-Ghz Clock Generator with Wide Frequency-Tuning Range in 28-Nm Cmos Technology

IEEE transactions on circuits and systems II, Express briefs(2017)

引用 19|浏览15
暂无评分
摘要
This brief illustrates the design of an inductorless high-speed clock generator. Compared to inductance-capacitance (LC) oscillators, ring oscillators are used in order to achieve a wide frequency-tuning range with a small chip area. By employing a cascaded phase-locked loop (PLL) architecture, the phase noise of the oscillator can be effectively suppressed. The first PLL is implemented with high-voltage devices under 1.8-V supply to provide a clean reference for the second PLL. The second PLL consists of only low-voltage devices, with a supply voltage of 0.9 V for high-speed operation. Following the second PLL, a clock doubler multiplies the PLL output clock by a factor of 2, which avoids power-consuming high-frequency clock dividers. In order to minimize any mismatch effects, special layout techniques are employed for the second voltage-controlled oscillator and the clock doubler. The prototype chip was fabricated in 28-nm complementary metal oxide semiconductor (CMOS) technology, and it occupies an active area of only 0.015 mm(2). The proposed PLL achieves a maximum output frequency of 32 GHz and consumes a total power of 30 mW, exhibiting a power efficiency of 0.9 mW/GHz.
更多
查看译文
关键词
Cascaded phase-locked loop (PLL),clock doubler,high-speed clock generator,inductorless,layout techniques,LC oscillator,ring oscillator,voltage-controlled oscillator (VCO)
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要