Leveraging Dynamic Partial Reconfiguration with Scalable ILP Based Task Scheduling

2020 33rd International Conference on VLSI Design and 2020 19th International Conference on Embedded Systems (VLSID)(2020)

引用 2|浏览42
暂无评分
摘要
FPGA-based computation has shown better latency and energy efficiency compared to CPU or GPU-based solutions. However, as the complexity of emerging applications has significantly grown, it is difficult to efficiently utilize the FPGA. Thus, there is a renewed interest to deploy dynamic partial reconfiguration for FPGA-based hardware from both the industry and the academic community. In this work we demonstrate a methodology for scheduling heterogenous tasks across given FPGA resources in a resource efficient manner while effectively hiding latency of dynamic partial reconfiguration. With the help of an ILP based scheduler, we demonstrate the mapping of diverse computational workloads in both cloud and edge-like scenarios. Our novel contribution includes enabling pipelining and parallelization of batches in our scheduler. Our scheduler is capable of masking reconfiguration overheads, and its ability to pipeline across batches demonstrated up to 3.9X improvements. Finally, our scalable scheduler is capable of simultaneously mapping 11 applications to a single cloud-scale, as well as edge-scale, FPGA.
更多
查看译文
关键词
Partial Reconfiguration,ILP,Scheduling
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要