Sub-Thermionic Scalable III-V Tunnel Field-Effect Transistors Integrated on Si (100)

international electron devices meeting(2019)

引用 6|浏览66
暂无评分
摘要
We present scalable III-V heterojunction tunnel FETs fabricated using a Si CMOS-compatible FinFET process flow and integrated on Si (100) substrates. The tunneling junction is fabricated through self-aligned selective p+ GaAsSb raised source epitaxial regrowth on an InGaAs channel. Similarly, the drain is formed by an n+ InGaAs regrowth. The Si CMOS-compatible fabrication process includes a self-aligned replacement metal gate module, high-k/metal gate, scaled device dimensions and doped extensions, enabling high junction alignment accuracy. The devices exhibit a minimum subthreshold slope of 47 mV/decade, an I ON of 1.5 µA/µm at I OFF = 1 nA/µm and V DD = 0.3 V, and I 60 of 10 nA/µm. This is the first demonstration of sub-60 mV/decade switching in heterostructure TFETs on Si (100), showing the strong promise of the technology for future advanced logic nodes aiming at low-power applications.
更多
查看译文
关键词
tunneling junction,source epitaxial regrowth,CMOS-compatible fabrication process,high junction alignment accuracy,CMOS-compatible FinFET process flow,scalable III-V heterojunction tunnel FET,subthermionic scalable III-V tunnel field-effect transistors,self-aligned replacement metal gate module,doped extensions,minimum subthreshold slope,heterostructure TFET,advanced logic nodes,low-power applications,high-k metal gate,voltage 0.3 V,Si,InGaAs,GaAsSb
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要