谷歌浏览器插件
订阅小程序
在清言上使用

Buried Metal Line Compatible with 3D Sequential Integration for Top Tier Planar Devices Dynamic Vth Tuning and RF Shielding Applications

2019 Symposium on VLSI Technology(2019)

引用 6|浏览73
暂无评分
摘要
3D sequential integration is shown to be compatible with a back gate implementation suitable for dynamic V th tuning of the FDSOI top tier devices. The back gate is inserted seamlessly into the 3D sequential process flow during the top Si layer transfer, providing a close proximity to the top tier device, as well as a uniform and high quality thermal back oxide. A threshold voltage tuning of ~103mV/V and ~139mV/V is obtained in p-and nMOS top tier junction-less devices, respectively, over a back gate bias range of +/-2V. BTI reliability measurements show no detrimental impact of the back gate bias. Back-gating can therefore be used to enhance the ION performance with no reliability penalty. The buried metal line is also shown to lower crosstalk by metal shielding insertion between top and bottom tier metal lines, with a reduction larger than 10dB up to 45GHz.
更多
查看译文
关键词
buried metal line,3D sequential integration,RF shielding applications,gate implementation,FDSOI top tier devices,3D sequential process flow,threshold voltage tuning,gate bias range,back-gating,metal shielding insertion,tier metal lines,silicon layer transfer,nMOS top tier junction-less devices,tier planar devices dynamic threshold voltage tuning,high quality thermal back oxide,pMOS top tier junction-less devices,BTI reliability measurements,back gate bias,crosstalk,voltage 2.0 V,noise figure 10.0 dB,frequency 45.0 GHz,Si
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要