谷歌浏览器插件
订阅小程序
在清言上使用

Master of none acceleration: a comparison of accelerator architectures for analytical query processing

Proceedings of the 46th International Symposium on Computer Architecture(2019)

引用 18|浏览86
暂无评分
摘要
Hardware accelerators are one promising solution to contend with the end of Dennard scaling and the slowdown of Moore's law. For mature workloads that are regular and have high compute per byte, hardening an application into one or more hardware modules is a standard approach. However, for some applications, we find that a programmable homogeneous architecture is preferable. This paper compares a previously proposed heterogeneous hardware accelerator for analytical query processing to a homogeneous systolic array alternative. We find that the heterogeneous and homogeneous accelerators are equivalent for large designs, while for small designs the homogeneous is better. Our analysis explains this counter-intuitive result, finding that the homogeneous architecture has higher average resource utilization and lower relative costs for the communication infrastructure.
更多
查看译文
关键词
accelerators, database implementation, design space exploration, spatial architectures
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要