谷歌浏览器插件
订阅小程序
在清言上使用

Design and Implementation of 4 Bit Static RAM through Low-Power Pulse-Triggered Flip-Flop

International Journal of u- and e- Service, Science and Technology(2015)

引用 0|浏览0
暂无评分
摘要
In this paper a low-power pulse-triggered structure and a modified true single latch structure based on a signal feed-through scheme is designed in TSMC CMOS 180 nm technology.The Pulse triggered flip-flop (P-FF) solves the problem of long discharging path and achieves better speed and power performance.The pre and post lay-out simulations has been done using Cadence tool, the performance analysis on power-delayproduct metrics are obtained through simulation and finally a 4-bit RAM is designed by using P-FF and then the implementation has been done on SOC 11.10 technology.
更多
查看译文
关键词
Low-Power Testing,Low-Power,System-on-Chip,Networks on Chip
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要