A 1.2ps-jitter fully-synthesizable fully-calibrated fractional-N injection-locked PLL using true arbitrary nonlinearity calibration technique

2018 IEEE Custom Integrated Circuits Conference (CICC)(2018)

引用 17|浏览30
暂无评分
摘要
This paper presents a fully-synthesizable fractional-N injection-locked PLL in 65 nm CMOS. A true arbitrary non-linearity calibration scheme is specifically proposed for synthesizable DTC, together with an extensive digital calibration of the PLL. The RMS jitter of 1.2 ps and 0.3 ps is achieved at 1 GHz output for fractional-N and integer-N operation, respectively. The power consumption is 2.5 mW and 2.2 mW, corresponding to an FoM of −234.4 dB and −246.7 dB.
更多
查看译文
关键词
fully-synthesizable,digital PLL,injection-locked PLL,DTC calibration
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要