谷歌浏览器插件
订阅小程序
在清言上使用

The Design Of A 14-Bit 400ksps Non-Binary Pipeline Cyclic Adc

2017 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATION SYSTEMS (ISPACS 2017)(2017)

引用 0|浏览10
暂无评分
摘要
This paper presents a 14-bit, 400ksps pipeline cyclic analog-to-digital converter (ADC) in 90nm CMOS technolo.(4v. Each stage is a non-binary cyclic ADC based on n-expansion and the proposed ADC is designed in 3-stage pipeline structure. 16-hit non-binary output code of 3-stage is selected as 4-4-8 bits according to the considerations of total power consumption and conversion speed of the ADC. We also proposed a radix-value estimation technique for multi-stage non-binary ADC to realize the high linearity of this pipeline cyclic ADC. The SPICE simulation results demonstrate the feasibility and validity of the proposed ADC architecture and radix-value estimation algorithm. Simulated ENOB=14.25-bit is achieved while Fs = 400kSPS. The power consumption of proposed ADC is 10.59mW while the supply voltage is 3.0V.
更多
查看译文
关键词
Pipeline cyclic ADC, beta-expansion
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要