Chrome Extension
WeChat Mini Program
Use on ChatGLM

A view scalable multi-view video decoder system

VLSI-DAT(2013)

Cited 0|Views17
No score
Abstract
This paper presents a view scalable multi-view video decoder system that integrates multiple decoder cores into the proposed system to decode multi-view video and achieve parallel decoding with high view scalability. We manage the firmware for video bit-stream partition and design an arbitration mechanism to balance the work load among decoder cores with a 4KB two-level cache architecture for inter-view/inter-frame prediction data reusing. With such a flexible architecture, the proposed system can reach 1.8 times performance improvement with two decoding cores and 3.5 times with four decoding cores. Based on the proposed system, users only need to adjust the number of decoder cores and set the firmware parameters for different system applications. This feature also benefits to adopting 3D IC packaging or implementation to exploit high bandwidth DRAM access. The proposed view scalable multi-view video decoder system is able to decode multiple-view HD video in real time.
More
Translated text
Key words
DRAM chips,firmware,high definition video,integrated circuit design,integrated circuit packaging,three-dimensional integrated circuits,video coding,video streaming,3D IC packaging,arbitration mechanism,firmware management,flexible architecture,high bandwidth DRAM access,interview-interframe prediction data reusing,memory size 4 KByte,multiple decoder core integration,multiple-view HD video decoding,parallel decoding,two-level cache architecture,video bit-stream partition,view scalable multiview video decoder system,
AI Read Science
Must-Reading Tree
Example
Generate MRT to find the research sequence of this paper
Chat Paper
Summary is being generated by the instructions you defined