谷歌浏览器插件
订阅小程序
在清言上使用

Scaling Three-Dimensional SOI Integrated-Circuit Technology

Proceedings - IEEE International SOI Conference/Proceedings(2007)

引用 9|浏览40
暂无评分
摘要
In this paper, we describe details of our bonding protocol for 150-mm diameter wafers, leading to a 50% increase in oxide-oxide bond strength and demonstration of +/--0.5 mum wafer-to-wafer alignment accuracy. We have established design rules for our 3DIC technology, have quantified process factors limiting our design-rule 3D via pitch, and have demonstrated next generation 3D vias with a 2x size reduction, stacked 3D vias, a back-metal interconnect process to reduce 2D circuit exclusion zones, and buried oxide (BOX) vias to allow both electrical and thermal substrate connections. All of these improvements will allow us to continue to reduce minimum 3D via pitch and reduce 2D layout limitations, making our 3DIC technology more attractive to a broader range of applications.
更多
查看译文
关键词
3D SOI integrated circuit technology,bonding protocol,oxide oxide bond strength,wafer to wafer alignment accuracy,3D vias,back metal interconnect process,buried oxide vias,150-mm diameter wafers,3DIC Technology Process Scaling
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要