A High Performance Co-Design Of 26 Nm 64 Gb Mlc Nand Flash Memory Using The Dedicated Nand Flash Controller

JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE(2011)

引用 19|浏览19
暂无评分
摘要
It is progressing as new advents and remarkable developments of mobile device every year. On the upper line reason, NAND FLASH large density memory demands which can be stored into portable devices have been dramatically increasing. Therefore, the cell size of the NAND Flash memory has been scaled down by merely 50% and has been doubling density each per year. [1] However, side effects have arisen the cell distribution and reliability characteristics related to coupling interference, channel disturbance, floating gate electron retention, write-erase cycling owing to shrinking around 20nm technology. Also, FLASH controller to manage shrink effect leads to speed and current issues. In this paper, It will be introduced to solve cycling, retention and fail bit problems of sub-deep micron shrink such as Virtual negative read used in moving read, randomization. The characteristics of retention, cycling and program performance have 3 K per 1 year and 12.7 MB/s respectively. And device size is 179.32 mm(2) (16.79 mm x 10.68 mm) in 3 metal 26 nm CMOS.
更多
查看译文
关键词
NAND FLASH memory, controller, Moving read, Virtual negative read, randomization, cycling, retention, interference, disturbance, SoC, SiP, ONFI
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要