Diffusion And Gate Replacement: A New Gate-First High-K/Metal Gate Cmos Integration Scheme Suppressing Gate Height Asymmetry

IEEE Transactions on Electron Devices(2016)

引用 14|浏览6
暂无评分
摘要
In this paper, a new scheme called diffusion and gate replacement (D&GR) metal-inserted polysilicon integration is demonstrated. The CMOS flow allows controlling the gate height asymmetry between the nMOS and the pMOS by driving the work function shifter directly into the high-k, and then by removing the dopant source (dummy doped metal gate) and depositing a fresh TiN metal gate. Although the integration flow is compatible with a standard 45-/28-nm technological node, it has been specifically designed to be compatible with dynamic random access memory peripheral applications or other emerging memories (embedded applications). A material down-selection is done (TiN/Mg/TiN gate-stack for nMOS and Al2O3 capping layer for pMOS), and it is demonstrated that a process window exists and guarantees enough work function lowering without compromising the electrical parameters (electrical oxide thickness, mobility, subthreshold slope, and gate leakage). Regarding the CMOS integration, it is shown that an nMOS-first integration is preferable, and that there is no contamination issue of the pMOS work function shifter (in this case, Al2O3) on the nMOS side. Finally, CMOS device performance is on par with the non-D&GR baseline, validating the integration flow.
更多
查看译文
关键词
Al2O3 capping layers,CMOS process integration,diffusion and gate replacement (D&GR),dynamic random access memory (DRAM) periphery transistors,high-k metal gate (HKMG),La capping layers,Mg capping layers,MOSFET fabrication
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要