谷歌浏览器插件
订阅小程序
在清言上使用

A Low Power 900 MHz Register File (8 Ports, 32 Words×64 Bits) in 1.8 V, 0.25 Μm SOI Technology

Calcutta(2000)

引用 1|浏览0
暂无评分
摘要
This paper shows full functionality of a low power 900 MHz dynamic register file (6 Read and 2 Write ports, 32 wordlines×64 bitlines). Such a register file is designed for bulk silicon technology but is fabricated in 0.25 μm Silicon on Insulator (SOI) technology without any body contacts. This paper also proposes a new method to extract the performance gain (which is limited by the tester speed) of a register file in bulk and SOI technology based on internal picoprobe measurements along the critical path. Based on the hardware and simulation data the register file is capable of functioning at 900 MHz for read and write operations in a single cycle. The register file can even function above 1 GHz for read operation. A power reduction of 8-12% is realized for SOI over bulk technology especially at higher frequencies
更多
查看译文
关键词
CMOS logic circuits,integrated circuit measurement,low-power electronics,silicon-on-insulator,0.25 micron,1.8 V,64 bit,900 MHz,SOI technology,Si,dynamic register file,internal picoprobe measurements,low power register file,performance gain extraction,power reduction,read operations,write operations
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要