谷歌浏览器插件
订阅小程序
在清言上使用

An All Digital PLL with an Active Inductor DCO for LTE Applications in 0.13 Μm CMOS

Analog integrated circuits and signal processing(2011)

引用 2|浏览6
暂无评分
摘要
In this paper, we propose a low-power all digital phase-locked loop with a wide input range, and a high resolution TDC that uses phase-interpolator and a time amplifier. The resolution of the proposed TDC is improved by using a phase-interpolator which divides the inverter delay time and the time amplifier which extends the time difference between the reference frequency and the DCO clock. The phase noise of the proposed ADPLL is improved by using a fine resolution DCO with an active inductor. In order to control the frequency of the DCO, the transconductance of the active inductor is tuned digitally. To cover the wide tuning range and to operate at a low-power, a three-step coarse tuning scheme is used. In addition, the DCO gain needs to be calibrated digitally in order to compensate for gain variations. The die area of the ADPLL is 0.8 mm(2) using 0.13 mu m CMOS technology. The frequency resolution of the TDC is 1 ps. The DCO tuning range is 58% at 2.4 GHz and the effective DCO frequency resolution is 0.14 kHz. The phase noise of the ADPLL output at 2.4 GHz is -120.5 dBc/Hz with a 1 MHz offset. The total power consumption of the ADPLL is 12 mW from a 1.2 V supply voltage.
更多
查看译文
关键词
All-digital phase-locked loop (ADPLL),Time-to- digital converter (TDC),Phase-interpolator,Time amplifier,Wide tuning range frequency,Active inductor,Fine-resolution,Digitally controlled oscillator (DCO)
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要