谷歌浏览器插件
订阅小程序
在清言上使用

Evaluation of Stereo Correspondence Algorithms and Their Implementation on FPGA

Journal of systems architecture(2014)

引用 23|浏览8
暂无评分
摘要
The accuracy of stereo vision has been considerably improved in the last decade, but real-time stereo matching is still a challenge for embedded systems where the limited resources do not permit fast operation of sophisticated approaches. This work presents an evaluation of area-based algorithms used for calculating distance in stereoscopic vision systems, their hardware architectures for implementation on FPGA and the cost of their accuracies in terms of FPGA hardware resources. The results show the trade-off between the quality of such maps and the hardware resources which each solution demands, so they serve as a guide for implementing stereo correspondence algorithms in real-time processing systems.
更多
查看译文
关键词
Stereo vision,FPGA,Embedded and real-time systems
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要