谷歌浏览器插件
订阅小程序
在清言上使用

A 3.5–6.8ghz Wide-Bandwidth DTC-assisted Fractional-N All-Digital PLL with a MASH ΔΣ TDC for Low In-Band Phase Noise

IEEE journal of solid-state circuits(2017)

引用 74|浏览14
暂无评分
摘要
We present a digital-to-time converter (DTC)-assisted fractional-N wide-bandwidth all-digital PLL (ADPLL). It employs a MASH ΔΣ time-to-digital converter (TDC) to achieve low in-band phase noise, and a wide-tuning range digitally-controlled oscillator (DCO). Fabricated in 40nm CMOS, the ADPLL consumes 10.7 mW while outputting 1.73 to 3.38 GHz (after a ÷2 division) and achieves better than -109 dBc/Hz in-band phase noise and 420fs rms integrated jitter.
更多
查看译文
关键词
All digital PLL,noise shaping,DTC,MASH,TDC,wide-tuning range,wide-bandwidth,BBPD,DCO
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要