谷歌浏览器插件
订阅小程序
在清言上使用

Optical DC Overlay Measurement in the 2nd Level Process of 65 Nm Alternating Phase Shift Mask

Jian Ma, Ke Han,Kyung Lee,Yulia Korobko,Mary Silva, Joas Chavez,Brian Irvine,Sven Henrichs,Kishore Chakravorty, Robert Olshausen,Mahesh Chandramouli, Bobby Mammen, Ramaswamy Padmanaban

Proceedings of SPIE, the International Society for Optical Engineering/Proceedings of SPIE(2005)

引用 0|浏览2
暂无评分
摘要
Alternating phase shift mask (APSM) techniques help bridge the significant gap between the lithography wavelength and the patterning of minimum features, specifically, the poly line of 35 nm gate length (1x) in Intel's 65 nm technology. One of key steps in making APSM mask is to pattern to within the design tolerances the 2nd level resist so that the zero-phase apertures will be protected by the resist and the pi-phase apertures will be wide open for quartz etch. The ability to align the 2nd level to the 1st level binary pattern, i.e. the 2nd level overlay capability is very important, so is the capability of measuring the overlay accurately. Poor overlay could cause so-called the encroachment after quartz etch, producing undesired quartz bumps in the pi-apertures or quartz pits in the zero-apertures. In this paper, a simple, low-cost optical setup for the 2nd level DC (develop check) overlay measurements in the high volume manufacturing (HVM) of APSM masks is presented. By removing systematic errors in overlay associated with TIS and MIS (tool-induced shift and Mask-process induced shift), it is shown that this setup is capable of supporting the measurement of DC overlay with a tolerance as small as +/- 25 nm. The outstanding issues, such as DC overlay error component analysis, DC - FC (final check) overlay correlation and the overlay linearity (periphery vs. indie), are discussed.
更多
查看译文
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要