谷歌浏览器插件
订阅小程序
在清言上使用

Impact of Charge-Trap Layer Conductivity Control on Device Performances of Top-Gate Memory Thin-Film Transistors Using IGZO Channel and ZnO Charge-Trap Layer

Electron Devices, IEEE Transactions  (2014)

引用 32|浏览14
暂无评分
摘要
A top-gate-structured charge-trap-type memory thin-film transistors (CTM-TFTs) using In-Ga-Zn-O (IGZO) channel and ZnO charge-trap layers were proposed to investigate effects of conductivity modulation for charge-trap layers on the memory performances. The electrical conductivity of ZnO charge-trap layers were controlled by varying the deposition temperatures to 100 °C (CTM1), 150 °C (CTM2), and 200 °C (CTM3) during the atomic layer deposition process and this strategy was well confirmed in the controlled devices using the conductivity-modulated ZnO channel layers. The IGZO TFT without charge-trap layer was also evaluated to have excellent device characteristics thanks to the high-quality interface between IGZO and Al2O3 tunneling layer. The CTM1 and CMT2 exhibited a wide memory window (MW), sufficiently high program speed, and strong endurance properties. However, these promising memory behaviors could not be obtained for the CTM3 owing to its highly conductive charge-trap layer. For the evaluation of retention properties, there were big difference between the CTM1 and CTM2. Consequently, the CTM1 exhibited best memory performances. The MW and the memory margin in programmed current (ION/OFF) were estimated to be 17.1 V, and 1.3 × 108, respectively. The ION/OFF was obtained to be 2.6 × 106 and 1.8 × 103 after the 104 times cyclic operations and after the retention test for 104 s, respectively.
更多
查看译文
关键词
ii-vi semiconductors,atomic layer deposition,gallium compounds,indium compounds,thin film transistors,wide band gap semiconductors,zinc compounds,al2o3,in-ga-zn-o,zno,atomic layer deposition process,charge-trap layer conductivity control,charge-trap layers,charge-trap-type memory thin-film transistors,conductivity modulation,temperature 100 c,temperature 150 c,temperature 200 c,time 104 s,top-gate memory thin-film transistors,tunneling layer,voltage 17.1 v,charge-trap layer,zno.,charge-trap memory (ctm),conductivity,oxide semiconductor,top-gate structure,temperature,zinc oxide,temperature measurement,logic gates
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要