DTCO of Nanosheet and Forksheet Architectures: Exploring Dielectric Walls, Contacting Schemes, and Active Regions for Optimized RO Performance

2024 8th IEEE Electron Devices Technology & Manufacturing Conference (EDTM)(2024)

引用 0|浏览0
暂无评分
摘要
Using an advanced Design Technology Co-Optimization (DTCO) framework, we benchmark gate-all-around Nanosheet (GAA-NS) and Forksheet (FS) architectures at multiple metal pitches (Mx), active widths ($\mathrm{W}_{\mathrm{Ns}}$), and contacting schemes, viz. buried power rail (BPR) and backside power rail (BS-PR) with backside contact (BSC). Interestingly, we find that while at larger cell height (CH), FS perform better than NS, at smaller CH it is the reverse. From a performance perspective, while BSC does not provide any benefit for a wrapped-around contact baseline, it does provide an active width advantage (2 nm extra $\mathrm{W}_{\mathrm{NS}}$). We also introduce a novel GAA-FS device for enhanced gate control and investigate asymmetric-FS for optimized performance at different Mx.
更多
查看译文
关键词
gate-all-around nanosheet,forksheet,DTCO,CMOS,scaling
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要