Network-Architecture-Aware Multiplexer Decomposition for Technology Mapping

Yilu Chen,Zhifeng Lin, Xiaojian Liang,Zhijie Cai, Xiqiong Bai,Jianli Chen

IEEE Transactions on Circuits and Systems II: Express Briefs(2024)

引用 0|浏览2
暂无评分
摘要
The decomposition of multiplexers (MUXes) implies the representation of n-to-1 MUXes in terms of basic logic gates. This decomposition significantly impacts the performance of the subsequent optimization and matching in technology mapping. In this paper, we propose a network-architecture-aware multiplexer decomposition that decomposes an n-to-1 MUX into one of two significantly distinct architectures. Specially, a delay-evaluation-based guidance scheme estimates the total delay of the two architectures and then selects the optimal architecture for decomposing. Experimental results demonstrate that our algorithm outperforms Yosys and Design Compiler.
更多
查看译文
关键词
Logic synthesis,Technology mapping,Technology decomposition,Multiplexer decomposition,Multiplexer
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要