Hardening Architectures for Multiprocessor System-on-Chip

IEEE Transactions on Nuclear Science(2024)

引用 0|浏览2
暂无评分
摘要
New Space missions require a short design cycle with reduced design costs and high computational capabilities. Current terrestrial COTS complex systems are the perfect candidate; however, the reliability of the devices is not granted. This work explores the reliability of complex digital systems, considering their different components. We present two different hardening architectural approaches for Multiprocessor Systems-on-Chip that combine a multicore processor and programmable logic: Duplex and D-TMR. In the proposed hardened architectures, mitigation is accomplished for both software and hardware with system recovery capabilities that rely on the rollback process available in the dual-core processors that are running in macrosynchronized lockstep mode. The coprocessors implemented in the programmable logic are hardened using Modular Redundancy techniques, and the interfaces are replicated to allow error detection and correction. Both architectures are evaluated with proton irradiation, showing a high error coverage of up to 99.3% and cross-section reduction of up to two orders of magnitude.
更多
查看译文
关键词
ARM,COTS,fault tolerance,FPGA,lockstep,microprocessor,MPSoC,proton,radiation,rollback,soft error
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要