An Extremely Pipelined FPGA-based accelerator of All Adder Neural Networks for On-board Remote Sensing Scene Classification

2023 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE TECHNOLOGY, ICFPT(2023)

引用 0|浏览1
暂无评分
摘要
Directly completing remote sensing scene classification (RSSC) on space platforms can minimize latency and relieve data downlink burdens. The all adder neural network (A2NN) is a novel network for on-board RSSC with lower resource overhead than convolutional neural networks (CNNs). However, most of the existing FPGA-based accelerators are designed for CNNs and are not applicable to deploy A2NNs. In this paper, we propose an extremely pipelined FPGA-based accelerator of A2NNs and implement a VGGNet-11 backbone for on-board RSSC. In the proposed FPGA-based accelerator, an extremely pipelined processing engine (PE) suitable for accelerating the adder layer is designed. Each adder layer in the A2NN is mapped to a dedicated extremely pipelined PE, which achieves low-latency calculations. Besides, the entire parameters of the network are stored in block RAMs, and the intermediate data are cached on the FPGA chip, thereby eliminating external memory accesses and reducing power consumption. To evaluate the performance of the proposed extremely pipelined FPGA-based accelerator of A2NN, we implemented an A2NN-based RSCC model with the VGGNet-11 backbone on the Xilinx Virtex7 XC7VX690T FPGA by the proposed accelerator. The experimental results show that the proposed FPGA-based accelerator of A2NNs can achieve a throughput of 3.04 tera operations per second (TOPs) at 200 MHz while consuming 8.27 W.
更多
查看译文
关键词
Deep learning,FPGA,pipelined architecture,on-board processing,scene classification
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要