A Technology/Circuit Co-design Framework for Emerging Reconfigurable Devices.

2023 IEEE 66th International Midwest Symposium on Circuits and Systems (MWSCAS)(2023)

引用 0|浏览0
暂无评分
摘要
Reconfigurable devices are gaining increasing attention as a viable alternative and complementary solution to the prevalent CMOS technology. In this paper, we develop a device and circuit-level co-design framework for evaluating and exploring the performance of emerging reconfigurable devices. We use reconfigurable FET as a case study by creating a cell library and performing logic synthesis and physical design to investigate the impact of device-level parameters, such as supply voltage and nanowire diameter, on the circuit-level performance. Results show that optimal device-level parameters exist, whose values are highly dependent on the overall circuit-level performance, such as energy, delay, area, or energy-delay-area product.
更多
查看译文
关键词
reconfigurable FET,synthesis,device/circuit co-design,delay,area,energy,energy-delay product
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要