gem5-accel: A Pre-RTL Simulation Toolchain for Accelerator Architecture Validation

IEEE COMPUTER ARCHITECTURE LETTERS(2024)

引用 1|浏览3
暂无评分
摘要
Attaining the performance and efficiency levels required by modern applications often requires the use of application-specific accelerators. However, writing synthesizable Register-Transfer Level code for such accelerators is a complex, expensive, and time-consuming process, which is cumbersome for early architecture development phases. To tackle this issue, a pre-synthesis simulation toolchain is herein proposed that facilitates the early architectural evaluation of complex accelerators aggregated to multi-level memory hierarchies. To demonstrate its usefulness, the proposed gem5-accel is used to model a tensor accelerator based on Gemmini, showing that it can successfully anticipate the results of complex hardware accelerators executing deep Neural Networks.
更多
查看译文
关键词
Hardware acceleration,Computer architecture,Registers,Kernel,Central Processing Unit,Random access memory,Process control,Simulation toolchain,accelerator modeling,complete system emulation
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要