Enhanced Device Performance with Vertical SiC Gate-All-Around Nanowire Power MOSFETs

Key Engineering Materials(2023)

引用 0|浏览1
暂无评分
摘要
SiC gate-all-around (GAA) nanowire (NW) MOSFET is one of the most promising device architectures for the next generation of SiC power MOSFETs. This work reveals the great application potential of vertical SiC GAA NW power MOSFETs via TCAD simulation. The investigated devices show higher channel electron mobility ( µ ch ) and larger channel carrier density ( n ch ) compared to the conventional SiC power MOSFET. Scaling down of NW diameter ( D NW ) is beneficial in terms of both, lowering channel resistance ( R ch ) via improving n ch and, increasing breakdown voltage ( V b ) by modifying electric field distribution. Low specific-on resistance ( R on,sp ) of about 0.68 mΩ∙cm 2 for 1 kV SiC MOSFET is shown as possible. However, scaling down the D NW below 100 nm causes an undesirable increase in R on,sp due to the unscalable device area which is limited by the vertical gate wrapping stacks. The study on device scaling where the NW diameter ( D NW ) varies from 500 nm to 25 nm provides valuable design considerations for the device's performance. Finally, a top-down process has been developed for the device fabrication. Vertical SiC NWs with an aspect ratio of 10 are formed by an optimized micro-trench free dry etching process.
更多
查看译文
关键词
nanowire power mosfets,device performance,gate-all-around
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要