A Dedicated Memory Testing Processor Design

Kewei Deng,Houjun Wang,Ruiqi Zhu, Shibo Chen,Zhijian Dai

2023 IEEE 16th International Conference on Electronic Measurement & Instruments (ICEMI)(2023)

引用 0|浏览1
暂无评分
摘要
This paper presents a new dedicated processor design for Automatic Test Pattern Generation (ATPG) in Automatic Test Equipment (ATE). Instead of supporting only limited memory test algorithm, this paper proposes a dedicated processor which can process the instructions and generating variable memory test patterns in sequence. Both test patterns and pin mapping relationship are programmable, and can be easily adapted to a wide range of different topologic configurations of the memory array. The new designed instruction sets enable multiple Pattern Generators (PG) implemented inside the dedicated processors to work simultaneously and to generate test patterns up to 3.2Gbps automatically in line with microcode which test engineers have designed. This paper will describe in detail about the dedicated processor design and show the experiment results about flexible test patterns generation by microcode at high speed.
更多
查看译文
关键词
dedicated processor,instruction,parallel PGs,ATPG,ATE
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要