Exploring FinFET and Gate-All-Around FET for SRAM Cell Arrays at the 3 nm Process Node

Bennett Bush, Jacob Mack, Luke Hanks, Trinity Collector,Zhuoqi Cai,Azad Naeemi,Da Eun Shim

2023 IEEE International Opportunity Research Scholars Symposium (ORSS)(2023)

引用 0|浏览13
暂无评分
摘要
Improving transistor performance is increasingly challenging as technology nodes continue to scale, putting pressure on the limitations of the current industry-dominant transistor model and interconnect material. To find alternative options for more advanced nodes, we investigate the performance of Gate-All-Around Field-Effect Transistor (GAAFET) and Fin-Shaped Field-Effect Transistor (FinFET) devices in Static Random Access Memory (SRAM) cell arrays at the 3nm process node. This paper also presents a comparative study of Back-End-of-Line (BEOL) options from the 7nm to 3nm node. Combining the modeling and simulations of the two device structures and interconnect options, we can extract the necessary parameters for SRAM cell simulation with varied processes in NVSim. Further, we found that the alternative interconnect option was more significant in improving the performance of SRAM cell read/write latency than using a different transistor model.
更多
查看译文
关键词
Fin-Shaped Field-Effect Transistor (FinFET),Gate-All-Around Field-Effect Transistor (GAAFET),Back-End-of-Line (BEOL) 7nm,3nm,Static random access memory (SRAM)
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要