Reference Thermal Chips for 2D and 3D Co-packaging Process Development

2023 IEEE 73RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, ECTC(2023)

引用 0|浏览0
暂无评分
摘要
We present the concept and experimental realization of reference thermal chips as a way towards standardization of photonic packaging and a method to overcome the cost-barrier for optimization of packaging architectures. The reference thermal chips presented here are tested and co-packaged with reference photonic chips (reference PICs) in 2D and 3D stacked configurations. The effect of thermal dissipation of the reference thermal chip on reference PIC is characterized. This thermal coupling between the chips is then analysed by the measurement of the reference PIC surface temperature in 2D and 3D stacked architectures. The influence of thermal coupling on optical coupling efficiency is evaluated using grating coupler loopback structures on the reference PIC for both configurations. The results describe how such thermal reference chips can be used in the development of new assembly processes for co-packaged electronic and photonic systems.
更多
查看译文
关键词
reference thermal chip,reference PIC,thermal characterization,optical characterization
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要