Virtual-Path-Based Timing Optimization for VLSI Global Placement

2022 IEEE 16th International Conference on Solid-State & Integrated Circuit Technology (ICSICT)(2022)

引用 0|浏览2
暂无评分
摘要
Timing optimization plays an essential role in very large scale integration (VLSI) design closure. Traditional placement algorithms seldom consider the complex timing constraints and thus may lead to inferior timing results. In this paper, we propose a timing-aware virtual path optimization strategy for VLSI global placement. The proposed algorithm uses a novel virtual net method and simultaneously optimizes the timing and wirelength. We evaluate our results on the ICCAD 2015 contest benchmarks and industrial benchmarks. Compared with the widely used net-weighting method, experimental results show that our algorithm achieves not only a 11.2% improvement in worst negative slack but also a 15.9% in total negative slack.
更多
查看译文
关键词
complex timing constraints,net-weighting method,placement algorithms,scale integration design closure,timing optimization,timing-aware virtual path optimization strategy,virtual net method,virtual-path-based,VLSI global placement
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要