Improving inference time in multi-TPU systems with profiled model segmentation

2023 31st Euromicro International Conference on Parallel, Distributed and Network-Based Processing (PDP)(2023)

引用 0|浏览1
暂无评分
摘要
In this paper, we systematically evaluate the inference performance of the Edge TPU by Google for neural networks with different characteristics. Specifically, we determine that, given the limited amount of on-chip memory on the Edge TPU, accesses to external (host) memory rapidly become an important performance bottleneck. We demonstrate how multiple devices can be jointly used to alleviate the bottleneck introduced by accessing the host memory. We propose a solution combining model segmentation and pipelining on up to four TPUs, with remarkable performance improvements that range from 6x for neural networks with convolutional layers to 46x for fully connected layers, compared with single-TPU setups.
更多
查看译文
关键词
Domain-specific architectures,Edge TPU,deep learning,model segmentation
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要