A Calibration-Free Fractional-N Analog PLL With Negligible DSM Quantization Noise

IEEE JOURNAL OF SOLID-STATE CIRCUITS(2023)

引用 0|浏览1
暂无评分
摘要
An analog fractional -N phase-locked loop (PLL) is presented, which largely eliminates quantization noise by overclocking the delta-sigma modulator (DSM). The overclocking technique, enabled by a multipath phase detector and linear resistor-DAC (RDAC) recombination, does not require a high-reference frequency and does not require calibration. A low power 7-nm prototype operating at 4.884 GHz exhibits 154-fs rms jitter and a figure of merit (FOM) of 255.8 dB.
更多
查看译文
关键词
Clocks, Phase locked loops, Timing, Voltage-controlled oscillators, Quantization (signal), Phase frequency detectors, Prototypes, CMOS, inductor-capacitor (LC), Index Terms, oscillator, phase noise, phase-locked loop (PLL), voltage-controlled oscillator (VCO)
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要