Configurable Energy-Efficient Lattice-Based Post-Quantum Cryptography Processor for IoT Devices.

European Solid-State Circuits Conference (ESSCIRC)(2022)

引用 0|浏览5
暂无评分
摘要
This work presents a configurable lattice-based post-quantum cryptography processor suitable for lightweight edge devices. To reduce hardware cost and energy consumption, it employs a look-up-table-based modular multiplication for the number-theoretic transform and a real-time processing for polynomial sampling. Implementation in 28nm CMOS shows 15.4x and 14.5x reductions of gate count and on-chip memory size, respectively, compared to the previous state-of-the-art implementation at the cost of only 54% in energy.
更多
查看译文
关键词
post-quantum cryptography,crypto processor,lattice problem,number-theoretic transform,quantum computer
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要