Energy-Efficient High Bandwidth 6T SRAM Design on Intel 4 CMOS Technology

IEEE Journal of Solid-State Circuits(2022)

引用 1|浏览13
暂无评分
摘要
In this article, we present an energy-efficient high bandwidth array design using 0.0300- $\mu \text{m}^{2}$ high-performance SRAM bitcell on Intel 4 CMOS technology. By employing a unique combination of design techniques–column mux (CM) of 1, flying BL (FBL), passive write assist scheme, and energy-efficient column design–the proposed 6T SRAM array design demonstrates >80% access energy improvement over a conventional four-way interleaved 6T SRAM array design and 30% macro density improvement compared to a hierarchical bitline (BL) 8T SRAM design for high bandwidth memory applications.
更多
查看译文
关键词
CMOS integrated circuits,read energy,semiconductor memory,static random access memory (SRAM),write energy
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要