An FDD Auxiliary Receiver with a Highly Linear Low Noise Amplifier

ESSCIRC 2022- IEEE 48th European Solid State Circuits Conference (ESSCIRC)(2022)

引用 1|浏览0
暂无评分
摘要
An auxiliary receiver is proposed, including a high dynamic range low-noise amplifier and second-order baseband filter to improve the compression point with low power dissipation. The receiver has high input impedance and it can be placed at the transmitter output without loading effects. Implemented in a 28nm CMOS technology it occupies an active area of 0.5 mm 2 . The receiver has a measured NF of 6 dB and it can withstand up to +7 dBm continuous waveform (CW) signal at 80 MHz offset with less than 1-dB gain compression. The signal path and the clock generation circuits consume 27 mW and 20 mW at 2 GHz respectively.
更多
查看译文
关键词
receiver front-end,LNA,SAW-less
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要