A 38GS/s 7b Time-Interleaved Pipelined-SAR ADC with Speed-Enhanced Bootstrapped Switch in 22nm FinFET

2022 IEEE Custom Integrated Circuits Conference (CICC)(2022)

引用 1|浏览26
暂无评分
摘要
High-speed time-interleaved ADCs are becoming more common in wireline receiver front-ends due to the enabling of subsequent digital processing for equalization and easier support of higher-order modulation schemes [1]. As technology nodes scale, ADCs based on the digital-intensive SAR architecture are more pervasive. However, implementations with the most common SAR algorithm that has sequential single-bit conversion cycles can result in large time-interleaving factors. Also, the sampling of wideband analog signals associated with higher data rates is difficult for conventional bootstrapped switch (BS) T/H circuits that have not adequately scaled in performance. One reason for this is that the low-duty-cycle sampling clocks, which are utilized for avoiding sampling crosstalk between time-interleaved sub-ADCs, shorten the tracking time and requires improvements in T/H circuit startup time. This motivates the use of simple NMOS switches in high-speed ADCs [2], [3]. However, this can negatively impact the high-speed linearity and ADC front-end bandwidth and also require higher supply voltages. This paper presents an ADC that utilizes both a high-bandwidth interleaver architecture based on a speed-enhanced bootstrapped switch and a pipelined-SAR unit ADC with output level shifting (OLS) settling [4] to enable low-power high-speed operation. At 38GS/s, the 7b ADC achieves 41.9fJ/conv.-step at low input frequencies, 64.1fJ/conv.-step at Nyquist, and has 20GHz 3dB bandwidth.
更多
查看译文
关键词
time-interleaved pipelined-SAR ADC,speed-enhanced bootstrapped switch,FinFET,high-speed time-interleaved ADCs,wireline receiver front-ends,subsequent digital processing,higher-order modulation schemes,technology nodes scale,digital-intensive SAR architecture,common SAR algorithm,sequential single-bit conversion cycles,time-interleaving factors,wideband analog signals,low-duty-cycle sampling clocks,sampling crosstalk,time-interleaved sub-ADCs,tracking time,NMOS switches,high-speed ADCs,high-speed linearity,high-bandwidth interleaver architecture,pipelined-SAR unit ADC,low-power high-speed operation,frequency 20.0 GHz,size 22.0 nm
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要