Design Space of Negative Capacitance in FETs

IEEE Transactions on Nanotechnology(2022)

引用 5|浏览4
暂无评分
摘要
Relying on the previously developed charge-based approaches, this paper presents a physics-based design space of negative capacitance in double-gate and bulk MOSFET architectures. The impact of thickness variation of the ferroelectric on the DC characteristics has been deeply investigated. The model precisely estimates a critical thickness of ferroelectric at instability conditions before the device goes into the hysteresis regime. Explicit relationships have been driven for hysteresis voltages which can be used as a general guideline for technology optimization of negative capacitance FETs.
更多
查看译文
关键词
Charge-based model,MOSFET,negative capacitance,instability,hysteresis
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要