Comparison of Electrical Performance of Co-Integrated Forksheets and Nanosheets Transistors for the 2nm Technological Node and Beyond

R. Ritzenthaler, H. Mertens, G. Eneman, E. Simoen,E. Bury,P. Eyben, F. M. Bufler, Y. Oniki,B. Briggs, B.T. Chan,A. Hikavyy,G. Mannaert,B. Parvais,A. Chasin, J. Mitard,E. Dentoni Litta, S. Samavedam,N. Horiguchi

2021 IEEE International Electron Devices Meeting (IEDM)(2021)

引用 7|浏览2
暂无评分
摘要
Forksheet devices have been recently proposed to further reduce the n-to-p spacing/footprint of transistors on wafer. In this work, we report on a systematic comparison of DC performance of Forksheets and Nanosheets transistors (with relevant dimensions of 23nm width and 7nm thickness) co-integrated on the same wafers. It is shown that the short channel control and transport properties (from Room Temperature up to 125°C) are comparable down to LG=22nm. We also show that gate stack reliability does not suffer from the SiN deposition and etch back of the Forksheet dielectric wall process. Additionally, it is shown that both Forksheets and Nanosheets exhibit good performance for analog applications, with good intrinsic voltage gain down to short gate lengths and excellent Low Frequency Noise levels. The strain boosters options with Forksheets are also investigated by TCAD and it is shown that the average stress induced by the S/D strain boosters does not suffer from the wall presence, making Forksheets promising candidates for further transistors downscaling.
更多
查看译文
关键词
DC performance,short channel control,transport properties,gate stack reliability,Forksheet dielectric wall process,good intrinsic voltage gain,short gate lengths,transistors downscaling,electrical performance,co-integrated forksheets,nanosheets transistors,TCAD,temperature 293.0 K to 298.0 K,size 2.0 nm,size 23.0 nm,size 22.0 nm,size 7.0 nm,SiN
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要