A Single-Channel 1-GS/s 7.48-ENOB Parallel Conversion Pipelined SAR ADC With a Varactor-Based Residue Amplifier

Hao-Hsuan Chang, Tung-Cheng Lin,Tai-Cheng Lee

IEEE Transactions on Circuits and Systems II: Express Briefs(2022)

引用 0|浏览10
暂无评分
摘要
A pipelined SAR ADC is proposed to achieve faster conversion by employing residue conversion and partial bit conversion in parallel to lessen timing constraints. Additionally, a varactor-based dynamic amplifier is adopted to improve linearity for a 10-b accuracy. The single-channel ADC achieves 1 GS/s with a peak SNDR 41.37 dB at a Nyquist input and consumes 9.4 mW.
更多
查看译文
关键词
Pipelined SAR ADC,dynamic amplifier,single channel,parallel conversion,varactor-based compensation
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要