Tailoring IGZO-TFT architecture for capacitorless DRAM, demonstrating > 103s retention, >1011 cycles endurance and Lg scalability down to 14nm

2021 IEEE International Electron Devices Meeting (IEDM)(2021)

引用 15|浏览15
暂无评分
摘要
We demonstrate a fully 300-mm BEOL-compatible IGZO-based capacitorless DRAM cell with >103s retention and >1011 endurance lifetime. We reveal the impact of the IGZO-TFT architecture on the memory performance of 2TOC structures, and we select a gate-last integration scheme with buried oxygen tunnel and self-aligned contacts. With this architecture, we demonstrate >100s retention time down to scaled $\mathrm{L}_{\mathrm{g}}\approx 14$ nm. We prove that by decreasing the gate dielectric thickness the retention time can be significantly improved, while the IGZO thickness scaling enables to skip the defect passivation anneal. We also demonstrate the functionality of 2TOC cells with conformal IGZO deposition, paving the way for full BEOL 3D DRAM integration.
更多
查看译文
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要