Decoupling Capacitor Optimization to Achieve Target Impedance in PCB PDN Design

2021 IEEE International Joint EMC/SI/PI and EMC Europe Symposium(2021)

引用 2|浏览4
暂无评分
摘要
With increasingly stringent requirements for lower voltage supply, and higher density in PCB (Printed Circuit) PDN (Power Distribution Network) design, power integrity has an increasingly important role in PCB design. The PI performance of the PCB design must meet requirements, or modification and trial-and-error are necessary to ensure the target impedance is satisfied. Lots of design practices and commercial tools are utilized to aid PI designers, e.g., developing a suitable stack-up, saving cost while placing enough decoupling capacitors, best layout for IC pins and so on. It is essential in the PCB PDN design to place as fewer decoupling capacitors as possible to achieve target impedance and voltage ripple goals while saving cost. In this paper, the influence from the types of decoupling capacitor and stack-up is considered. The variety of decoupling capacitors contributes to the objective of reaching the target with minimum number of decoupling capacitors.
更多
查看译文
关键词
Power Distribution Network (PDN),cavity model,design considerations,PDN impedance,decoupling capacitor,stack-up
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要