Even-Harmonic Class-E CMOS Oscillator

IEEE Journal of Solid-State Circuits(2022)

引用 8|浏览5
暂无评分
摘要
This article proposes the theory and implementation of an even-harmonic class- $E$ CMOS oscillator that displays an excellent phase noise performance. Starting from zero voltage switching (ZVS) and zero derivative switching (ZDS) conditions, expressions for drain voltage and current waveforms are derived. Based on a 1:1 transformer, a custom-designed tank is proposed, which satisfies ZVS and ZDS conditions for the core transistors, provides high- $Q$ resonances at both fundamental and second harmonics of the oscillation frequency, and yields a passive voltage gain from the drain to the gate of the core transistors. Satisfying ZVS and ZDS conditions reduces the overlap between the voltage and current waveforms of the transistor that increases the power efficiency of the oscillator. Furthermore, it widens the flat span of the semi half-sinusoidal voltage waveform, where the impulse sensitivity function (ISF) is negligible. Therefore, the conversion of the core transistor noise to phase noise is reduced. These features improve the oscillator’s figure of merit (FoM) in comparison with state-of-the-art CMOS oscillators. The prototype of the even-harmonic class- $E$ oscillator is implemented in a 0.18- $\mu \text{m}$ CMOS technology. At 4 GHz, it exhibits a phase noise of −152.75 dBc/Hz at a 10-MHz offset while providing a 10.6% tuning range. The corresponding FoM is 197.9 dBc/Hz. The circuit draws 7 mA from a 0.7-V supply, and the die area is 0.23 mm 2 .
更多
查看译文
关键词
Differential and common-mode resonances,even-harmonic class-E,figure of merit (FoM),harmonic shaping,impulse sensitivity function (ISF),poly-ground-shielded transformer
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要